Automatic Test Pattern Generation for Iterative Logic Arrays

  • KO Boateng Department of Electrical and Electronic Engineering, School of Engineering, KNUST

Abstract

In this work, measures to evaluate fault-effect propagation of test patterns of a C-test are first formulated. Next, the repetition property of the test patterns is exploited to develop a method for generating C-tests for ILAs under the cell fault model. Based on the results of test generation, the method identifies points of insertion of extra hardware in order to achieve C-testability for the target array. Finally, results obtained by applying the proposed method to generate minimum C-tests for a few well-known arithmetic arrays are shown

Published
2016-02-11
How to Cite
Boateng, K. (2016). Automatic Test Pattern Generation for Iterative Logic Arrays. Journal of Science and Technology, 24(2). https://doi.org/10.4314/just.v24i2.762
Section
Articles